GD32F20x User Manual
737
0: 2 internal Banks
1: 4 internal Banks
5:4
SDW[1:0]
SDRAM data bus width.
These bits specify the SDRAM memory data width.
00: 8 bits
01: 16 bits
10: 32 bits
11: reserved
3:2
RAW[1:0]
Row address bit width
These bits specify the bit width of a row address.
00: 11 bit
01: 12 bits
10: 13 bits
11: reserved
1:0
CAW[1:0]
Column address bit width
These bits specify the bit width of column address.
00: 8 bits
01: 9 bits
10: 10 bits
11: 11 bits.
SDRAM timing configuration registers (EXMC_SDTCFGx) (x=0, 1)
Address offset: 0x148 + 0x04 * x, (x = 0, 1)
Reset value: 0x0FFF FFFF
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RCD[3:0]
RPD[3:0]
WRD[3:0]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ARFD[3:0]
RASD[3:0]
XSRD[3:0]
LMRD[3:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value
27:24
RCD[3:0]
Row to column delay
These bits specify the delay between an Activate command and a Read/Write
command in SDRAM memory clock cycle unit.
0x0: 1 cycle.
0x1: 2 cycles
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...