GD32F20x User Manual
417
11
CH3COMSEN
Channel 3 output compare shadow enable
Refer to CH0COMSEN description
10
CH3COMFEN
Channel 3 output compare fast enable
Refer to CH0COMSEN description
9:8
CH3MS[1:0]
Channel 3 mode selection
This bit-field specifies the direction of the channel and the input signal selection.
This bit-field is writable only when the channel is not active. (CH3EN bit in
TIMERx_CHCTL2 register is reset).
00: Channel 3 is configured as output
01: Channel 3 is configured as input, IS3 is connected to CI2FE3
10: Channel 3 is configured as input, IS3 is connected to CI3FE3
11: Channel 3 is configured as input, IS3 is connected to ITS. This mode is
working only if an internal trigger input is selected through TRGS bits in
TIMERx_SMCFG register.
7
CH2COMCEN
Channel 2 output compare clear enable.
When this bit is set, the O2CPRE signal is cleared when High level is detected on
ETIF input.
0: Channel 2 output compare clear disable
1: Channel 2 output compare clear enable
6:4
CH2COMCTL[2:0]
Channel 2 compare output control
This bit-field controls the behavior of the output reference signal O2CPRE which
drives CH2_O and CH2_ON. O2CPRE is active high, while CH2_O and CH2_ON
active level depends on CH2P and CH2NP bits.
000: Frozen. The O2CPRE signal keeps stable, independent of the comparison
between the output compare register TIMERx_CH2CV and the counter
TIMERx_CNT.
001: Set high on match. O2CPRE signal is forced high when the counter matches
the output compare register TIMERx_CH2CV.
010: Set low on match. O2CPRE signal is forced low when the counter matches
the output compare register TIMERx_CH2CV.
011: Toggle on match. O2CPRE toggles when the counter matches the output
compare register TIMERx_CH2CV.
100: Force low. O2CPRE is forced low level.
101: Force high. O2CPRE is forced high level.
110: PWM mode 0. When counting up, O2CPRE is high as long as the counter is
smaller than TIMERx_CH2CV else low. When counting down, O2CPRE is low as
long as the counter is larger than TIMERx_CH2CV else high.
111: PWM mode 1. When counting up, O2CPRE is low as long as the counter is
smaller than TIMERx_CH2CV else high. When counting down, O2CPRE is high
as long as the counter is larger than TIMERx_CH2CV else low.
When configured in PWM mode, the O2CPRE level changes only when the output
compare mode switches from “frozen” mode to “PWM” mode or when the result of
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...