GD32F20x User Manual
867
0: The DAV bit in fetched next receive descriptor is set
1: The DAV bit in fetched next receive descriptor is reset and RxDMA enters
suspend state.
6
RS
Receive status bit
0: Frame reception has not completed
1: Frame reception has completed
5
TU
Transmit underflow status bit
0: Underflow error has not occurred during frame transmission
1: The TxFIFO encountered an underflow error during frame transmission and
entered suspend state
4
RO
Receive overflow status bit
0: Receive overflow error has not occurred during frame reception
1: The RxFIFO encountered an overflow error during frame reception. If a part of
frame data has transferred to the memory, the overflow status in RDES0[11] is also
set
3
TJT
Transmit jabber timeout status bit
0: Transmit jabber timeout has not occurred during frame transmission
1: The transmit jabber timer expired. The TxDMA controller cancels the current
transmission and enters stop state. This also causes JT bit in TDES0 set.
2
TBU
Transmit buffer unavailable status bit
0: The DAV bit in fetched next transmit descriptor is set
1: The DAV bit in fetched next transmit descriptor is reset and TxDMA enters
suspend state.
1
TPS
Transmit process stopped status bit
0: The transmission is not in stop state
1: The transmission is in stop state
0
TS
Transmit status bit
This bit can only be set when both LSG and INTC are set in TDES0.
0: Current frame transmission is not finished
1: Current frame transmission is finished.
27.4.48.
DMA control register (ENET_DMA_CTL)
Address offset: 0x1018
Reset value: 0x0000 0000
This register configures both the transmitting and receiving operation modes and commands.
This register should be written at last during the process of DMA initialization.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DTCERFD
RSFD
DAFRF
Reserved
TSFD
FTF
Reserved
TTHC[2]
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...