GD32F20x User Manual
893
0
SRPS
SRP success flag
This bit is set by the core when SRP succeeds, and this bit is cleared when
SRPREQ bit is set.
0: SRP failure
1: SRP success
Note:
Only accessible in device mode.
Global OTG interrupt flag register (USBFS_GOTGINTF)
Address offset: 0x0004
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
DF
A
DT
O
HN
P
DE
T
Rese
rve
d
rc_w1
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
HN
P
E
ND
S
RP
E
ND
Rese
rve
d
S
E
S
E
ND
Rese
rve
d
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19
DF
Debounce finish
Set by USBFS when the debounce is done during device connection.
Note:
Only accessible in host mode.
18
ADTO
A-Device timeout
Set by USBFS when it is timed out for the A-Device waiting for a B-Device
connection.
Note:
Accessible in both device and host modes.
17
HNPDET
Host negotiation request detected
Set by USBFS when A-Device detects a HNP request.
Note:
Accessible in both device and host modes.
16:10
Reserved
Must be kept at reset value.
9
HNPEND
HNP end
Set by the core when a HNP ends. Read the HNPS in USBFS_GOTGCS register
to get the result of HNP.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...