GD32F20x User Manual
912
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IE
P
T
X
F
D[1
5
:0
]
r/rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IE
P
T
X
RS
A
R
1
5
:0
]
r/rw
Bits
Fields
Descriptions
31:16
IEPTXFD[15:0]
IN endpoint Tx FIFO depth
In terms of 32-bit words.
1≤HPTXFD≤1024
15:0
IEPTXRSAR[15:0]
IN endpoint Tx FIFO RAM start address
The start address for IN endpoint Tx FIFO is in term of 32-bit words.
28.7.2.
Host control and status registers
Host control register (USBFS_HCTL)
Address offset: 0x0400
Reset value: 0x0000 0000
This register configures the core after power on in host mode. It is not need to modify it after
host initialization.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Rese
rve
d
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rve
d
CLK
S
E
L
[1
:0
]
rw
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...