![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 765](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801765.webp)
GD32F20x User Manual
765
26
TME0
Transmit mailbox 0 empty
0: Transmit mailbox 0 not empty
1: Transmit mailbox 0 empty
25:24
NUM[1:0]
These bits are the number of the transmit FIFO mailbox in which the frame will be
transmitted if at least one mailbox is empty.
These bits are the number of the transmit FIFO mailbox in which the frame will be
transmitted lastly if all mailboxes are full.
23
MST2
Mailbox 2 stop transmitting
This bit is set by the software to stop mailbox 2 transmitting.
This bit is reset by the hardware while the mailbox 2 is empty.
22:20
Reserved
Must be kept at reset value
19
MTE2
Mailbox 2 transmit error
This bit is set by hardware while the transmit error is occurred. This bit is reset by
software when writing 1 to this bit or MTF2 bit in CAN_TSTAT register. This bit is
reset by hardware when next transmission starts.
18
MAL2
Mailbox 2 arbitration lost
This bit is set while the arbitration lost is occurred. This bit is reset by software when
writing 1 to this bit or MTF2 bit in CAN_TSTAT register. This bit is reset by hardware
when next transmission starts.
17
MTFNERR2
Mailbox 2 transmit finished and no error
This bit is set when the transmission finished and no error. This bit is reset by
software when writing 1 to this bit or MTF2 bit in CAN_TSTAT register. This bit is
reset by hardware when the transmission finished with error.
0: Mailbox 2 transmit finished with error
1: Mailbox 2 transmit finished and no error
16
MTF2
Mailbox 2 transmit finished
This bit set by hardware when the transmission finish or abort. This bit is reset by
software when write 1 to this bit or TEN bit in CAN_TMI2 is 1.
0: Mailbox 2 transmit is progressing
1: Mailbox 2 transmit finished
15
MST1
Mailbox 1 stop transmitting
This bit is set by the software to stop mailbox 1 transmitting.
This bit is reset by the hardware while the mailbox 1 is empty.
14:12
Reserved
Must be kept at reset value
11
MTE1
Mailbox 1 transmit error
This bit is set by hardware while the transmit error is occurred. This bit is reset by
software when writing 1 to this bit or MTF1 bit in CAN_TSTAT register. This bit is
reset by hardware when next transmission starts.
10
MAL1
Mailbox 1 arbitration lost
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...