GD32F20x User Manual
154
refer to CTL0[1:0]description
13:12
MD11[1:0]
Port 11 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
11:10
CTL10[1:0]
Port 10 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
9:8
MD10[1:0]
Port 10 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
7:6
CTL9[1:0]
Port 9 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
5:4
MD9[1:0]
Port 9 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
3:2
CTL8[1:0]
Port 8 configuration bits
These bits are set and cleared by software
refer to CTL0[1:0]description
1:0
MD8[1:0]
Port 8 mode bits
These bits are set and cleared by software
refer to MD0[1:0]description
7.5.3.
Port input status register (GPIOx_ISTAT, x=A..I)
Address offset: 0x08
Reset value: 0x0000 XXXX
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ISTAT15 ISTAT14 ISTAT13 ISTAT12 ISTAT11 ISTAT10
ISTAT9
ISTAT8
ISTAT7
ISTAT6
ISTAT5
ISTAT4
ISTAT3
ISTAT2
ISTAT1
ISTAT0
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...