GD32F20x User Manual
688
Table 25-5. EXMC bank 0 supports all transactions
Memory
Access Mode
R/W
AHB
Transaction
Size
Memory
Transaction
Size
Comments
NOR Flash
Async
R
8
16
Async
R
16
16
Async
W
16
16
Async
R
32
16
Split into 2 EXMC
accesses
Async
W
32
16
Split into 2 EXMC
accesses
Sync
R
16
16
Sync
R
32
16
PSRAM
Async
R
8
16
Async
W
8
16
Use of byte lanes
EXMC_NBL[1:0]
Async
R
16
16
Async
W
16
16
Async
R
32
16
Split into 2 EXMC
accesses
Async
W
32
16
Split into 2 EXMC
accesses
Sync
R
16
16
Sync
R
32
16
Sync
W
8
16
Use of byte lanes
EXMC_NBL[1:0]
Sync
W
16
16
Sync
W
32
16
Split into 2 EXMC
accesses
SRAM and
ROM
Async
R
8
8
Async
R
8
16
Async
R
16
8
Split into 2 EXMC
accesses
Async
R
16
16
Async
R
32
8
Split into 4 EXMC
accesses
Async
R
32
16
Split into 2 EXMC
accesses
Async
W
8
8
Async
W
8
16
Use of byte lanes
EXMC_NBL[1:0]
Async
W
16
8
Async
W
16
16
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...