![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 914](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801914.webp)
GD32F20x User Manual
914
F
RT
[1
5
:0
]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
F
RN
UM
[1
5
:0
]
r
Bits
Fields
Descriptions
31:16
FRT[15:0]
Frame remaining time
This field reports the remaining time of current frame in terms of PHY clocks.
15:0
FRNUM[15:0]
Frame number
This field reports the frame number of current frame and returns to 0 after it
reaches 0x3FFF.
Host periodic Tx FIFO/queue status register (USBFS_HPTFQSTAT)
Address offset: 0x0410
Reset value: 0x0008 0200
This register reports the current status of the host periodic Tx FIFO and request queue. The
request queue includes IN, OUT or other request entries in host mode.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
P
T
X
RE
QT
[7
:0
]
P
T
X
RE
QS
[7
:0
]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
P
T
X
F
S
[1
5
:0
]
r
Bits
Fields
Descriptions
31:24
PTXREQT[7:0]
Top entry of the periodic Tx request queue
Entry in the periodic transmit request queue.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...