GD32F20x User Manual
775
EFID[12:0]: Extended format frame identifier
2
FF
Frame format
0: Standard format frame
1: Extended format frame
1
FT
Frame type
0: Data frame
1: Remote frame
0
Reserved
Must be kept at reset value
26.4.14.
Receive FIFO mailbox property register (CAN_RFIFOMPx) (x=0,1)
Address offset: 0x1B4, 0x1C4
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TS[15:0]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FI[7:0]
Reserved
DLENC[3:0]
r
r
Bits
Fields
Descriptions
31:16
TS[15:0]
Time stamp
The time stamp of frame in transmit mailbox.
15:8
FI[7:0]
Filtering index
The index of the filter by which the frame is passed.
7:4
Reserved
Must be kept at reset value
3:0
DLENC[3:0]
Data length code
DLENC[3:0] is the number of bytes in a frame.
26.4.15.
Receive FIFO mailbox data0 register (CAN_RFIFOMDATA0x) (x=0,1)
Address offset: 0x1B8, 0x1C8
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DB3[7:0]
DB2[7:0]
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...