![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 275](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801275.webp)
GD32F20x User Manual
275
conversion, it will be ignored.
Figure 14-23. Trigger occurs during inserted conversion
shows the case (the third trigger is ignored).
Figure 14-23. Trigger occurs during inserted conversion
CH0
CH1
CH1
CH2
CH3
CH3
CH4
CH5
CH4
CH5
CH5
CH6
CH7
CH7
CH8
CH9
ADC0
ADC1
Inserted
trigger
Sample
Convert
· ·
·
· ·
·
CH15
CH14
this trigger is ignored
14.5.9.
Combined inserted parallel & follow-up mode
It is possible to interrupt a follow-up conversion (both fast and slow) with an inserted event.
When the inserted trigger occurs, the follow-up conversion is interrupted and the inserted
conversion starts, at the end of the inserted sequence the follow-up conversion is resumed.
Figure 14-24. Follow-up single channel with inserted sequence CH1, CH2
shows the
behavior of this mode.
Figure 14-24. Follow-up single channel with inserted sequence CH1, CH2
CH0
CH0
CH0
CH2
CH1
CH1
CH2
ADC0
regular
ADC0
inserted
Inserted
trigger
Sample
Convert
CH0
CH0
CH0
ADC1
regular
ADC1
inserted
14.6.
ADC interrupts
The interrupt can be produced on one of the events:
End of conversion for regular and inserted groups
The analog watchdog event
Separate interrupt enable bits are available for flexibility.
The interrupts of ADC0 and ADC1 are mapped into the same interrupt vector. The interrupts
of ADC2 are mapped into a separateinterrupt vector.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...