GD32F20x User Manual
10
Software trigger register (DAC_SWT)
......................................................................................... 298
DAC0 12-bit right-aligned data holding register (DAC0_R12DH)
............................................ 299
DAC0 12-bit left-aligned data holding register (DAC0_L12DH)
............................................... 299
DAC0 8-bit right-aligned data holding register (DAC0_R8DH)
................................................ 300
DAC1 12-bit right-aligned data holding register (DAC1_R12DH)
............................................ 300
DAC1 12-bit left-aligned data holding register (DAC1_L12DH)
............................................... 301
DAC1 8-bit right-aligned data holding register (DAC1_R8DH)
................................................ 301
DAC concurrent mode 12-bit right-aligned data holding register (DACC_R12DH)
DAC concurrent mode 12-bit left-aligned data holding register (DACC_L12DH)
DAC concurrent mode 8-bit right-aligned data holding register (DACC_R8DH)
DAC0 data output register (DAC0_DO)
.................................................................................. 303
DAC1 data output register (DAC1_DO)
.................................................................................. 304
...................................................................................... 305
........................................................................................... 316
RTC interrupt enable register(RTC_INTEN)
............................................................................... 320
RTC prescaler high register (RTC_PSCH)
................................................................................. 321
RTC prescaler low register(RTC_PSCL)
..................................................................................... 322
RTC divider high register (RTC_DIVH)
....................................................................................... 322
RTC divider low register (RTC_DIVL)
.......................................................................................... 322
RTC counter high register(RTC_CNTH)
..................................................................................... 323
RTC counter low register (RTC_CNTL)
....................................................................................... 323
RTC alarm high register(RTC_ALRMH)
...................................................................................... 324
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...