![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 207](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801207.webp)
GD32F20x User Manual
207
10.9.
Register definition
CAU start address: 0x5006 0000
10.9.1.
CAU control register (CAU_CTL)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CAUEN
FFLUSH
Reserved
KEYM[1:0]
DATAM[1:0]
ALGM[2:0]
CAUDIR
Reserved
rw
w
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must keep the reset value
15
CAUEN
CAU Enable
0: CAU is disabled
1: CAU is enabled
Note the CAUEN can be cleared automatically when the key derivation
(ALGM=111b) is finished
14
FFLUSH
Flush FIFO
0: No effect
1: When CAUEN=1, flush the input and output FIFO
Reading this bit always returns 0
13:10
Reserved
Must keep the reset value
9:8
KEYM[1:0]
AES key size mode configuration, must be configured when BUSY=0
00: 128-bit key length
01: 192-bit key length
10: 256-bit key length
11: never use
7:6
DATAM[1:0]
Data swapping type mode configuration, must be configured when BUSY=0
00: No swapping
01: Half-word swapping
10: Byte swapping
11: Bit swapping
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...