GD32F20x User Manual
601
23.6.
Register definition
TLI start address: 0x4001 6800
23.6.1.
Synchronous pulse size register (TLI_SPSZ)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
HPSZ[11:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
VPSZ[11:0]
rw
Bits
Fields
Descriptions
31:28
Reserved
Must keep the reset value
27:16
HPSZ[11:0]
Size of the horizontal synchronous pulse
The HPSZ value should be configured to the pixels number of horizontal
synchronous pulse minus 1.
15:12
Reserved
Must keep the reset value
11:0
VPSZ[11:0]
Size of the vertical synchronous pulse
The VPSZ value should be configured to the pixels number of vertical
synchronous pulse minus 1.
23.6.2.
Back-porch size register (TLI_BPSZ)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
HBPSZ[11:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
VBPSZ[11:0]
rw
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...