GD32F20x User Manual
392
Figure 18-37. Down-counter timechart, PSC=0/1
CEN
CNT_CLK(PSC_CLK)
CNT_REG
05
04
03
02
01
00
63
62
61
60
5F
5E
5C
5B
Update event (UPE)
Update interrupt flag (UPIF)
CNT_REG
04
03
Update event (UPE)
Update interrupt flag (UPIF)
Hardware set
Software clear
Hardware set
PSC = 0
PSC = 1
TIMER_CK
5A
00
01
02
63
62
61
CNT_CLK(PSC_CLK)
Figure 18-38. Down-counter timechart, change TIMERx_CAR on the go.
TIMER_CK
CEN
CNT_CLK(PSC_CLK)
CNT_REG
05
04
03
02
01
00
63
62
61
60
5F
5E
5D
5C
Update event (UPE)
Update interrupt flag (UPIF)
Auto-reload register
65
63
change CAR Vaule
CNT_REG
05
04
03
02
01
00
63
01
00
65
Update event (UPE)
Update interrupt flag (UPIF)
Auto-reload register
65
63
change CAR Vaule
65
63
Auto-reload shadow regist er
...
Hardware set
Hardware set
Software clear
Hardware set
ARSE = 0
ARSE = 1
62
61
63
65
change CAR Vaule
64
63
65
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...