![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 516](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801516.webp)
GD32F20x User Manual
516
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
BSY
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
EBF
RTF
Reserved
w0
w0
Bits
Fields
Descriptions
31:17
Reserved
Must be kept the reset value
16
BSY
Busy flag
This bit is set when the USART is receiving a data frame.
0: USART reception path is idle
1: USART reception path is working
15:13
Reserved
Must be kept the reset value
12
EBF
End of block flag
This bit is set when the number of received bytes (from the start of the block,
including the prologue) is equal or greater than BLEN + 4. An interrupt occurs if the
EBIE bit in USART_CTL3 is set.
Software can clear this bit by writing 0 to it.
0: End of block event not occurs
1: End of block event has occurred
11
RTF
Receiver timeout flag
This bit is set when the RX pin is in idle state for longer than RT bits time. An interrupt
occurs if the RTIE bit in USART_CTL3 is set.
Software can clear this bit by writing 0 to it.
0: Receiver timeout event does not occur
1: Receiver timeout event has occurred
10:0
Reserved
Must be kept the reset value
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...