![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 375](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801375.webp)
GD32F20x User Manual
375
This bit-field specifies the work mode of the channel and the input signal selection.
This bit-field is writable only when the channel is not active. (CH2EN bit in
TIMERx_CHCTL2 register is reset).).
00: Channel 2 is configured as output
01: Channel 2 is configured as input, IS2 is connected to CI2FE2
10: Channel 2 is configured as input, IS2 is connected to CI3FE2
11: Channel 2 is configured as input, IS2 is connected to ITS. This mode is
working only if an internal trigger input is selected through TRGS bits in
TIMERx_SMCFG register.
Input capture mode:
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:12
CH3CAPFLT[3:0]
Channel 3 input capture filter control
Refer to CH0CAPFLT description
11:10
CH3CAPPSC[1:0]
Channel 3 input capture prescaler
Refer to CH0CAPPSC description
9:8
CH3MS[1:0]
Channel 3 mode selection
Same as Output compare mode
7:4
CH2CAPFLT[3:0]
Channel 2 input capture filter control
An event counter is used in the digital filter, in which a transition on the output
occurs after N input events. This bit-field specifies the frequency used to sample
CI2 input signal and the length of the digital filter applied to CI2.
0000: Filter disable, f
SAMP
=f
DTS
, N=1
0001: f
SAMP
=f
TIMER_CK
, N=2
0010: f
SAMP
= f
TIMER_CK
, N=4
0011: f
SAMP
= f
TIMER_CK
, N=8
0100: f
SAMP
=f
DTS
/2, N=6
0101: f
SAMP
=f
DTS
/2, N=8
0110: f
SAMP
=f
DTS
/4, N=6
0111: f
SAMP
=f
DTS
/4, N=8
1000: f
SAMP
=f
DTS
/8, N=6
1001: f
SAMP
=f
DTS
/8, N=8
1010: f
SAMP
=f
DTS
/16, N=5
1011: f
SAMP
=f
DTS
/16, N=6
1100: f
SAMP
=f
DTS
/16, N=8
1101: f
SAMP
=f
DTS
/32, N=5
1110: f
SAMP
=f
DTS
/32, N=6
1111: f
SAMP
=f
DTS
/32, N=8
3:2
CH2CAPPSC[1:0]
Channel 2 input capture prescaler
This bit-field specifies the factor of the prescaler on channel 2 input. The prescaler
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...