GD32F20x User Manual
856
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value
5
TMSARU
Time stamp addend register update bit
This bit is cleared when the update is completed. This register bit must be read as
zero before application set it.
0: The timestamp addend register’s contents are not updated to the PTP block for
fine correction
1: The timestamp addend register’s contents are updated to the PTP block for fine
correction
4
TMSITEN
Timestamp interrupt trigger enable bit
0: Disable timestamp interrupt
1: A timestamp interrupt is generated when the system time becomes greater than
the value written in target time register.
Note:
When the timestamp trigger interrupt generated, this bit is cleared
3
TMSSTU
Timestamp system time update bit
Both the TMSSTU and TMSSTI bits must be read as zero before application set this
bit
0: The system time is maintained without any change
1: The system time is updated (added to or subtracted from) with the value specified
in the timestamp update (high and low) registers. It is cleared by hardware when
the update finished.
2
TMSSTI
Timestamp system time initialize bit
This bit must be read as zero before application set it.
0: The system time is maintained without any change
1: Initializing the system time with the value in timestamp update (high and low)
registers. It is cleared by hardware when the initialization finished.
1
TMSFCU
Timestamp fine or coarse update bit
0:The system timestamp uses the coarse method for updating
1:The system timestamp uses the fine method for updating
0
TMSEN
Timestamp enable bit
0: Disable timestamp function
1: Enable timestamp function for transmit and receive frames
Note:
After setting this to 1, application must initialize the system time.
27.4.34.
PTP subsecond increment register (ENET_PTP_SSINC)
Address offset: 0x0704
Reset value: 0x0000 0000
This register configures the 8-bit value for the incrementing subsecond register. In coarse
mode, this value is added to the system time every HCLK clock cycle. In fine mode, this value
is added to the system time when the accumulator reaches overflow.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...