![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 843](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801843.webp)
GD32F20x User Manual
843
1:The wakeup event was generated due to reception of a wakeup frame
5
MPKR
Magic packet received bit
This bit is cleared when this register is read
0:Has not received the Magic Packet frame
1:The wakeup event was generated by the reception of a Magic Packet frame
4:3
Reserved
Must be kept at reset value
2
WFEN
Wakeup frame enable bit
0: Disable generating a wakeup event due to wakeup frame reception
1: Enable generating a wakeup event due to wakeup frame reception
1
MPEN
Magic Packet enable bit
0: Disable generating a wakeup event due to Magic Packet reception
1: Enable generating a wakeup event due to Magic Packet reception
0
PWD
Power down bit
This bit is set by application and reset by hardware. When this bit is set, MAC drops
all received frames. When power-down mode exit because of wakeup event
occurred, hardware resets this bit.
27.4.12.
MAC interrupt flag register (ENET_MAC_INTF)
Address offset: 0x0038
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TMST
Reserved
MSCT
MSCR
MSC
WUM
Reserved
rc_r
r
r
r
r
Bits
Fields
Descriptions
31:10
Reserved
Must be kept at reset value
9
TMST
Time stamp trigger status bit
This bit is cleared when ENET_PTP_TSF register is read
0: The system time value is less than the value specified in the target time registers
1: The system time value equals or exceeds the value specified in the target time
registers
8:7
Reserved
Must be kept at reset value
6
MSCT
MSC transmit status bit
0: All the bits in register ENET_MSC_TINTF are cleared
1: An interrupt is generated in the ENET_MSC_TINTF register
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...