GD32F20x User Manual
210
10.9.4.
CAU data output register (CAU_DO)
Address offset: 0x0C
Reset value: 0x0000 0000
The data output register is a read only register. It is used to receive plaintext or ciphertext
results from the output FIFO. Similar to CAU_DI, the MSB is read at first while the LSB is read
at last.
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DO[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DO[15:0]
r
Bits
Fields
Descriptions
31:0
DO[31:0]
Data output
These bits are read only, read these bits return OUT FIFO value.
10.9.5.
CAU DMA enable register (CAU_DMAEN)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DMAOEN DMAIEN
rw
rw
Bits
Fields
Descriptions
31:2
Reserved
Must keep the reset value
1
DMAOEN
DMA output enable
0: DMA for OUT FIFO data is disabled
1: DMA for OUT FIFO data is enabled
0
DMAIEN
DMA input enable
0: DMA for IN FIFO data is disabled
1: DMA for IN FIFO data is enabled
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...