![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 87](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801087.webp)
GD32F20x User Manual
87
CK_OUT1
There are several clock signals can be selected via the CKOUT1 clock source selection bits,
CKOUT1SEL, in the configuration register 2, RCU_CFG2. The corresponding GPIO pin
should be configured in the properly Alternate Function I/O (AFIO) mode to output the
selected clock signal.
Table 5-2. Clock Output 1 source select
CKOUT1SEL
Clock Source
00xx
No Clock
0100
CK_SYS
0101
CK_IRC8M
0110
CK_HXTAL
0111
CK_PLL/2
1000
CK_PLL1
1001
(CK_PLL2)/2
1010
EXT1
1011
CK_PLL2
The CKOUT1 frequency can be reduced by a configurable binary divider, controlled by the
CKOUT1DIV[5:0] bits , in the configuration register 2, RCU_CFG2.
Voltage control
The 1.2V domain voltage in Deep-sleep mode can be controlled by DSLPVS[2:0] bit in the
Deep-sleep mode voltage register (RCU_DSV).
Table 5-3. 1.2V domain voltage selected in deep-sleep mode
DSLPVS[2:0]
Deep-sleep mode voltage(V)
000
1.2
001
1.1
010
1.0
011
0.9
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...