![GigaDevice Semiconductor GD32F20 Series Скачать руководство пользователя страница 743](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801743.webp)
GD32F20x User Manual
743
POL
IDL[1:0]
ADRBIT[4:0]
Reserved
CMDBIT[1:0]
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
Bits
Fields
Descriptions
31
POL
Read data sample polarity.
0: Sample data at rising edge(default)
1: Sample data at falling edge.
30:29
IDL[1:0]
SPI PSRAM ID Length.
00:64-bit
01:32-bit
10:16-bit
11:8-bit
28:24
ADRBIT[4:0]
Bit number of SPI PSRAM address phase.
Value Range:1 to 26(default:24)
0x00: reserved
0x01: 1-bit address
……
0x1A: 26-bit address
0x1B: reserved
……
0x1F: reserved
23:18
Reserved
Must be kept at reset value
17:16
CMDBIT[1:0]
Bit number of SPI PSRAM command phase
00: 4 bit
01: 8 bit (default)
10: 16 bit
11: Reserved
15:0
Reserved
Must be kept at reset value
SPI read command register (EXMC_SRCMD)
Offset address: 0x320
Reset Value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RDID
Reserved
RMODE[1:0]
RWAITCYCLE[3:0]
rw
rw
rw
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...