GD32F20x User Manual
900
flags of the endpoint that cause the interrupt. This bit will be automatically cleared
after the respective endpoint’s flags which cause this interrupt are cleared.
Note:
Only accessible in device mode.
17:16
Reserved
Must be kept at reset value.
15
EOPFIF
End of periodic frame interrupt flag
When USB bus time in a frame reaches the value defined by EOPFT [1:0] bits in
USBFS_DCFG register, USBFS sets this flag.
Note:
Only accessible in device mode.
14
ISOOPDIF
Isochronous OUT packet dropped interrupt flag
USBFS sets this bit if it receives an isochronous OUT packet but cannot save it
into Rx FIFO as it doesn
’t have enough space.
Note:
Only accessible in device mode.
13
ENUMF
Enumeration finished
USBFS sets this bit after the speed enumeration finishes. Read USBFS_DSTAT
register to get the current device speed.
Note:
Only accessible in device mode.
12
RST
USB reset
USBFS sets this bit when it detects a USB reset signal on bus.
Note:
Only accessible in device mode.
11
SP
USB suspend
USBFS sets this bit when it detects that the USB bus is idle for 3 ms and enters
suspend state.
Note:
Only accessible in device mode.
10
ESP
Early suspend
USBFS sets this bit when it detects that the USB bus is idle for 3 ms.
Note:
Only accessible in device mode.
9:8
Reserved
Must be kept at reset value.
7
GONAK
Global OUT NAK effective
Write 1 to SGONAK bit in the USBFS_DCTL register and USBFS will set this flag
after the SGONAK takes effect.
Note:
Only accessible in device mode.
6
GNPINAK
Global Non-Periodic IN NAK effective
Write 1 to SGINAK bit in the USBFS_DCTL register and USBFS will set this flag
after the SGINAK takes effect.
Note:
Only accessible in device mode.
5
NPTXFEIF
Non-Periodic Tx FIFO empty interrupt flag
This interrupt is triggered when the non-periodic Tx FIFO is either half or
completely empty. The threshold is determined by the non-periodic Tx FIFO empty
level bit (TXFTH) in the USBFS_GAHBCS register.
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...