GD32F20x User Manual
320
17.4.
Register definition
RTC start address: 0x4000 2800
17.4.1.
RTC interrupt enable register(RTC_INTEN)
Address offset: 0x00
Reset value: 0x0000
This register can be accessed by half-word (16-bit) or word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
OVIE
ALRMIE
SCIE
rw
rw
rw
Bits
Fields
Descriptions
31:3
Reserved
Must be kept at reset value
.
2
OVIE
Overflow interrupt enable
0: Disable overflow interrupt
1: Enable overflow interrupt
1
ALRMIE
Alarm interrupt enable
0: Disable alarm interrupt
1: Enable alarm interrupt
0
SCIE
Second interrupt enable
0: Disable second interrupt
1: Enable second interrupt
17.4.2.
RTC control register(RTC_CTL)
Address offset: 0x04
Reset value: 0x0020
This register can be accessed by half-word (16-bit) or word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LWOFF
CMF
RSYNF
OVIF
ALRMIF
SCIF
r
rw
rc_w0
rc_w0
rc_w0
rc_w0
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...