
FULL SCREEN AREA
--------------------------------------------- 0
| |
| _________________________________|___128
| Vstop of display |
| window occurs in |
| the region. | (NTSC)______|___262
| | |
| | |
---------------------------------------------
Figure 3-22: Display Window Vertical Stopping Position
To set the display window stopping position, write HSTOP into bits 0 through 7 and VSTOP
into bits 8 through 15 of DIWSTOP.
MAXIMUM DISPLAY WINDOW SIZE
The maximum size of a playfield display is determined by the maximum number of lines
and the maximum number of columns. Vertically, the restrictions are simple. No data can
be displayed in the vertical blanking area. The following Table shows the allowable vertical
display area.
Table 3-13: Maximum Allowable Vertical Screen Video
Vertical Blank NTSC PAL
Start 0 0
Stop $15 (21) $1D (29)
NTSC NTSC PAL PAL
Normal Interlaced Normal Interlaced
Displayable lines
of screen video 241 483 283 567
=525-(21*2) =625-(29*2)
Horizontally, the situation is similar. Strictly speaking, the hardware sets a rightmost limit
to DDFSTOP of ($D8) and a leftmost limit to DDFSTRT of ($18). This gives a maximum of
25 words fetched in low-resolution mode. In high-resolution mode the maximum here is
49 words,
- 74 Playfield Hardware -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...