
8 STP Stop bit if 8 data bits are specified for receive.
OR
DB 8 9th data bit if 9 bits are specified for receive.
7-0 DB7-DB0 Low 8 data bits of received data. Data is TRUE (data
you read is the same polarity as the data expected).
ADKCON
15 SET/CLR Allows setting or clearing individual bits.
If bit 15 is a 1 specified bits are set.
If bit 15 is a 0 specified bits are cleared.
11 UARTBRK Force the transmit pin to zero.
HOW OUTPUT DATA IS TRANSMITTED
You send data out on the transmit lines by writing into the serial data output register
(SERDAT).This register is write-only.
Data will be sent out at the same rate as you have established for the read. Immediately
after you write the data into this register, the system will begin the transmission at the
baud rate you selected.
At the start of the operation, this data is transferred from SERDAT into an internal serial
shift register. When the transfer to the serial shift register has been completed, SERDAT
can accept new data; the TBE interrupt signals this fact.
Data will be moved out of the shift register, one bit during each time interval, starting
with the least significant bit. The shifting continues until all 1 bits have been shifted out.
Any number or combination of data and stop bits may be specified this way.
SERDAT is a 16-bit register that allows you to control the format (appearance) of the
transmitted data. To form a typical data sequence, such as one start bit, eight data bits,
and one stop bit, you write into SERDAT the contents shown in Figures 8-11 and 8-12.
- Interface Hardware 253 -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...