
Combination 000 selects transparent mode, to show the color of whatever object (the
other playfield, a sprite, or the background color) may be "behind" the playfield.
Table 3-12 shows the color registers for high-resolution, dual-playfield mode.
Table 3-12: Playfields 1 and 2 Color Registers- High-resolution Mode
PLAYFIELD 1
Bit Color
Combination Selected
00 Transparent mode
01 COLOR1
10 COLOR2
11 COLOR3
PLAYFIELD 2
Bit Color
Combination Selected
00 Transparent mode
01 COLOR09
10 COLOR10
11 COLOR11
DUAL-PLAYFIELD PRIORITY AND CONTROL
Either playfield 1 or 2 may have priority; that is, either one may be displayed in front of
the other. Playfield 1 normally has priority. The bit known as PF2PRI (bit 6) in register
BPLCON2 is used to control priority. When PF2PRI = 1, playfield 2 has priority over
playfield 1. When PF2PRI = 0, playfield 1 has priority.
You can also control the relative priority of playfields and sprites. Chapter 7, "System
Control Hardware" shows you how to control the priority of these objects.
You can control the two playfields separately as follows:
o They can have different-sized representations in memory, and different portions of each
one can be selected for display.
o They can be scrolled separately.
- 66 Playfield Hardware -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...