
Bit 1, DSKBLK, indicates "disk block finished." It is used to indicate that the specified disk
DMA task that you have requested has been completed. This bit generates a level 1
interrupt.
More information about disk data transfer and interrupts may be found in Chapter 8,
"Interface Hardware."
SERIAL PORT INTERRUPTS
The following serial interrupts are associated with the specified bits of the interrupt
registers.
Bit 11, RBF (for receive buffer full), specifies that the input buffer of the UART has data
that is ready to read. This bit generates a level 5 interrupt.
Bit 0, TBE (for "transmit buffer empty"), specifies that the output buffer of the UART
needs more data and data can now be written into this buffer. This bit generates a level 1
interrupt.
Hardware Exec Software priority Label
priority Description
1 1 Software interrupt SOFTINT
2 Disk block complete DSKBLK
3 transmitter buffer empty TBE
2 4 external INT2 & CIAA PORTS
3 5 graphics coprocessor COPER
6 vertical blank interval VERTB
7 blitter finished BLIT
4 8 audio channel 2 AUD2
9 audio channel 0 AUD0
10 audio channel 3 AUD3
11 audio channel 1 AUD1
5 12 receiver buffer full RBF
13 disk sync pattern found DSKSYNC
6 14 external INT6 & CIAB EXTER
15 special (master enable) INTEN
7 -- non-maskable interrupt NMI
Figure 7-4: Interrupt Priorities
- 216 System Control Hardware -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...