
Table 8-8: ADKCON and ADKCONR Register
Bit
Number Name Function
15 SET/CLR Control bit that allows setting or clearing of individual
bits without affecting the rest of the register.
If bit 15 is a 1, the specified bits are set.
If bit 15 is a 0, the specified bits are cleared.
14 PRECOMP1 MSB of Precompensation specifier
13 PRECOMP0 LSB of Precompensation specifier
Value of 00 selects none.
Value of 01 selects 140 ns.
Value of 10 selects 280 ns.
Value of 11 selects 560 ns.
12 MFMPREC Value of 0 selects GCR Precompensation.
Value of 1 selects MFM Precompensation.
10 WORDSYNC Value of 1 enables synchronizing and starting
of DMA on disk read of a word. The word on which
to synchronize must be written into the DSKSYNC
address ($DFF07E). This capability is highly
useful.
9 MSBSYNC Value of 1 enables sync on most significant bit of the
input (usually used for GCR).
8 FAST Value of 1 selects two microseconds per bit cell
(usually MFM). Data must be valid raw MFM.
0 selects four microseconds per bit (usually GCR).
- Interface Hardware 243 -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...