
Board Offset
($00/02) 7 6 5 4 3 2 1 0 Description of nibbles
R/W info \___ ___/ \___ ___/
\/ \/
Nibble at $E80000 Nibble at $E80002
Figure G-1: How to read the Address Specification Table
NOTE
The bit numbering ( 7 6 5 4 3 2 1 0 ) is for use when two nibbles are to
be interpreted together as a byte. Physically, each nibble is the high
nibble of the word at its address (i.e. bits 15 14 13 12).
Figure G-1: Address Specification Table
OFFSET: Address 1 Address 2 Description
-------------------------------------------------------------------------
($00/02) 7 6 5 4 3 2 1 0___Board size 000=8meg 100512k
Read | | | | | \__|__/ 001=64k 101=1meg
Not Inverted | | | | | 010=128k 110=2meg
| | | | | 011=256k 111=4meg
| | | | \-------- 1 = Next card is also on this board
| | | \----------- 1 = Optional ROM vector valid
| | \-------------- 1 = Link into memory free list (RAM)
| \____________
\______________>---- Board type 00 = Reserved
01 = Reserved
10 = Reserved
11 = Current type
($04/06) 7 6 5 4 3 2 1 0 Manufacturers chosen product
Read \___ ___/ \___ ___/ number
Inverted \/ \/
Hi nibble Lo nibble
($08/0A) 7 6 5 4 3 2 1 0 (Remember - these read inverted)
Read | | |_|_|_|_|_|_ Reserved - Should be 0 currently
Inverted | |
| \____________\ 0 = this board can be shut-up
| / 1 = this board ignores shut-up
|
\______________\ 0 = any space OK
/ 1 = 8 Meg area preferred
- 338 Appendix G -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...