
line 1_________________________
| _________________________ |\
| _________________________ | \
| _________ | \
| Field 1 | \ __________________
| _________ | \ |___|______________|___Line 1
| _________________________ | >|___|______________|___
| _________________________ | / | | | Line 2
|___________________________| / | | Video display|
/ | | (400 lines) |
line 1_________________________ / | | |
| _________________________ | |__\|/_____________|
| _________________________ |
| _________ |
| Field 2 | (same physical space as used
| _________ | by a 200 line noninterlaced
| _________________________ | display)
| _________________________ |
|___________________________|
Figure 3-5: Interlacing
Even though interlaced mode requires a modest amount of extra work in setting registers
(as you will see later on in this section), it provides fine tuning that is needed for certain
graphics effects. Consider the diagonal line in Figure 3-6 as it appears in non-interlaced
and interlaced modes. Interlacing eliminates much of the jaggedness or "staircasing" in
the edges of the line.
Figure 3-6: Effect of Interlaced Mode on Edges of Objects
When you use the special blitter DMA channel to draw lines or polygons onto an interlaced
playfield, the playfield is treated as one display, rather than as odd and even fields.
Therefore, you still get the smoother edges provided by interlacing.
- 44 Playfield Hardware -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...