
NONMASKABLE INTERRUPT
Interrupt level 7 is the non-maskable interrupt and is not generated anywhere in the
current system. The raw interrupt lines of the 68000, IPL2 through IPL0, are brought out
to the expansion connector and can be used to generate this level 7 interrupt for
debugging purposes.
MASKABLE INTERRUPTS
Interrupt levels 1 through 6 are generated. Control registers within the peripherals chip
allow you to mask certain of these sources and prevent them from generating a 68000
interrupt.
USER INTERFACE TO THE INTERRUPT SYSTEM
The system software has been designed to correctly handle all system hardware interrupts
at levels 1 through 6. A separate set of input lines, designated INT2* and INT6* 1 have
been routed to the expansion connector for use by external hardware for interrupts. These
are known as the external low- and external high-level interrupts.
These interrupt lines are connected to the peripherals chip and create interrupt levels 2
and 6, respectively. It is recommended that you take advantage of the interrupt handlers
built into the operating system by using these external interrupt lines rather than
generating interrupts directly on the processor interrupt lines.
INTERRUPT CONTROL REGISTERS
There are two interrupt registers, interrupt enable (mask) and interrupt request (status).
Each register has both a read and a write address.
The names of the interrupt addresses are;
INTENA
Interrupt enable (mask) - write only. Sets or clears specific bits of INTENA.
INTENAR
Interrupt enable (mask) read - read only. Reads contents of INTENA.
1 A * indicates an active low signal.
- 212 System Control Hardware -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...