
PARALLEL INPUT/OUTPUT INTERFACE
The general-purpose bi-directional parallel interface is a 25-pin connector on the back
panel of the computer. This connector is generally used for a parallel printer.
For each data byte written to the parallel port register, the hardware automatically
generates a pulse on the data ready pin. The acknowledge pulse from the parallel device
is hooked up to an interrupt. For pin connections and timing, see Appendix E and F.
SERIAL INTERFACE
A 25-pin connector on the back panel of the computer serves as the general purpose
serial interface. This connector can drive a wide range of different peripherals, including
an external modem or a serial printer.
For pin connections, see Appendix E.
INTRODUCTION TO SERIAL CIRCUITRY
The Paula custom chip contains a Universal Asynchronous Receiver/Transmitter, or UART.
This UART is programmable for any rate from 110 to over 1,000,000 bits per second. It
can receive or send data with a programmable length of eight or nine bits.
The UART implementation provides a high degree of software control. The UART is capable
of detecting overrun errors, which occur when some other system sends in data faster
than you remove it from the data-receive register. There are also status bits and
interrupts for the conditions of receive buffer full and transmit buffer empty. An additional
status bit is provided that indicates "all bits have been shifted out". All of these topics are
discussed below.
SETTING THE BAUD RATE
The rate of transmission (the baud rate) is controlled by the contents of the register
named SERPER. Bits 14-0 of SERPER are the baud-rate divider bits.
- 250 Interface Hardware -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...