
SERIAL INTERFACE CONNECTOR ELECTRICAL CHARACTERISTICS
OUTPUTS MIN TYP MAX
------- --- --- ---
Vo(-): 13.2 -x- -2.5 V Negative output voltage range
Vo(+): 8.0 -x- 13.2 V Positive output voltage range
Io: -x- -x- 10.0 ma Output current
INPUTS MIN TYP MAX
------ --- --- ---
Vi(+): 3.0 -x- 25.0 V Positive input voltage range
Vi(-): 25.0 -x- 0.5 V Negative input voltage range
Vhy: -x- 1.0 -x- V Input hysteresis voltage
Ii: 0.3 -x- 10.0 ma Input current
Unconnected inputs are interpreted the same as positive input voltages.
GAME CONTROLLER INTERFACE CONNECTOR SPECIFICATION
The two 9-pin D-type connectors with pins (male) are used to
interface to four types of devices:
1. Mouse or trackball, 3 buttons max.
2. Digital joystick, 2 button max.
3. Proportional (pot or proportional joystick), 2 buttons max.
4. Light pen, including pen-pressed-to-screen button.
The connector pin alignment are discussed in sections organized
by similar hardware and/or software operating requirements as shown
in the previous list. Signal names follow those used elsewhere
in this appendix, when possible.
J11 is the right controller port connector (JOY1DAT, POT1DAT).
J12 is the left controller port connector (JOY0DAT, POT0DAT).
NOTE: While most of the hardware discussed below is directly
accessible, hardware should be accessed through ROM kernel software.
This will keep future hardware changes transparent to the user.
- Appendix E 305 -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...