
PARALLEL CONNECTOR INTERFACE TIMING, OUTPUT CYCLE
PA<7:0>_____ ____________________________________________ ____
PB<7:0>_____X____________________________________________X____
|<-- T1 --->| |
| |<--------- T2 -------->|
DRDY* _________________V V____________________________
Output data ready |________|
|<- T3 ->|
|<--- T4 ---->|
ACK* ________________________________|<- T5 -->|_____________
Output data acknowledge | |
Microseconds
Min Typ Max
--- --- ---
T1: 4.3 -x- 5.3 Output data setup to ready delay.
T2: nsp -x- upc Output data hold time.
T3: nsp 1.4 nsp Output data ready width.
T4: 0 -x- upc Ready to acknowledge delay.
TS: nsp -x- upc Acknowledge width.
nsp - not specified
upc - under program control
PARALLEL CONNECTOR INTERFACE TIMING, INPUT CYCLE
PA<7:0>_____ ____________________________________________ ____
PB<7:0>_____X____________________________________________X____
|<-- T1 --->|
| T2 -->|<------>|
DRDY* _________________V ______________|_____________
input data ready |________| |
|<- T3 ->| |
|<--- T4 ---->|
ACK* ________________________________|<- T5 -->|_____________
input data acknowledge | |
Microseconds
Min Typ Max
--- --- ---
T1: 0 -x- upc Input data setup time.
T2: nsp -x- upc Input data hold time.
T3: nsp -x- upc Input data ready width.
T4: upc -x- upc Input data ready to data
acknowledge delay.
TS: nsp 1.4 nsp Input data acknowledge width.
nsp=not specified
upc=under program control
- Appendix E 303 -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...