
15 9 8 7 0
-------------------------------------------
0 0 0 0 0 0 0 1 |<-----8 bits data----->|
-------------------------------------------
-------------------------->
Data gets shifted out this way
Figure 8-12: Starting Appearance of SERDAT and Shift Register
15 9 8 7 0
-------------------------------------------
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 -------->| 1 |
------------------------------------------- 1 bit
All zeros from the last shift -
Figure 8-12: Ending Appearance of Shift Register
The register stops shifting and signals "shift register empty" (TSRE) when there is a 1 bit
present in the bit-shifted-out position and the rest of the contents of the shift register are
0s. When new nonzero contents are loaded into this register, shifting begins again.
SPECIFYING THE REGISTER CONTENTS
The data to be transmitted is placed in the output register (SERDAT). Above the data bits,
1 bits must be added as stop bits. Normally, either one or two stop bits are sent.
- 254 Interface Hardware -
Summary of Contents for Amiga A1000
Page 1: ...AMIGA HARDWARE REFERENCE MANUAL 1992 Commodore Business Machines Amiga 1200 PAL...
Page 20: ...Figure 1 1 Block Diagram for the Amiga Computer Family Introduction 11...
Page 21: ...12 Introduction...
Page 72: ...Figure 3 12 A dual Playfield display Playfield Hardware 63...
Page 87: ...Figure 3 24 Horizontal Scrolling 78 playfield hardware...
Page 101: ...92 Playfield Hardware...
Page 199: ...Figure 6 9 DMA time slot allocation 190 Blitter hardware...
Page 203: ...Figure 6 13 Blitter Block Diagram 194 Blitter Hardware...
Page 229: ...220 System Control Hardware...
Page 246: ...Figure 8 8 Chinon Timing diagram cont Interface Hardware 237...
Page 265: ...256 Interface Hardware...
Page 289: ...280 Appendix A...
Page 297: ...288 Appendix B...
Page 298: ...APPENDIX C CUSTOM CHIP PIN ALLOCATION LIST NOTE Means an active low signal Appendix C 289...
Page 302: ...APPENDIX D SYSTEM MEMORY MAP Appendix D 293...
Page 343: ...334 Appendix F...
Page 351: ...342 Appendix G...
Page 361: ...352 Appendix H...
Page 367: ...358 Appendix I...