
98
Chapter 3
CPU Function
User’s Manual U16702EE3V2UD00
FFFFF5A3H
TMP1 timer-specific I/O control register 1
TP1IOC1
R/W
×
×
00H
FFFFF5A4H
TMP1 timer-specific I/O control register 2
TP1IOC2
R/W
×
×
00H
FFFFF5A5H
TMP1 timer option register
TP1OPT0
R/W
×
×
00H
FFFFF5A6H
TMP1 capture/compare register 0
TP1CCR0
R/W
×
0000H
FFFFF5A8H
TMP1 capture/compare register 1
TP1CCR1
R/W
×
0000H
FFFFF5AAH
TMP1 count register
TP1CNT
R/W
×
0000H
FFFFF5B0H
TMP2 timer control register 0
TP2CTL0
R/W
×
×
00H
FFFFF5B1H
TMP2 timer control register 1
TP2CTL1
R/W
×
×
00H
FFFFF5B2H
TMP2 timer-specific I/O control register 0
TP2IOC0
R/W
×
×
00H
FFFFF5B3H
TMP2 timer-specific I/O control register 1
TP2IOC1
R/W
×
×
00H
FFFFF5B4H
TMP2 timer-specific I/O control register 2
TP2IOC2
R/W
×
×
00H
FFFFF5B5H
TMP2 timer option register
TP2OPT0
R/W
×
×
00H
FFFFF5B6H
TMP2 capture/compare register 0
TP2CCR0
R/W
×
0000H
FFFFF5B8H
TMP2 capture/compare register 1
TP2CCR1
R/W
×
0000H
FFFFF5BAH
TMP2 count register
TP2CNT
R
×
0000H
FFFFF5C0H
TMP3 timer control register 0
TP3CTL0
R/W
×
×
00H
FFFFF5C1H
TMP3 timer control register 1
TP3CTL1
R/W
×
×
00H
FFFFF5C2H
TMP3 timer-specific I/O control register 0
TP3IOC0
R/W
×
×
00H
FFFFF5C3H
TMP3 timer-specific I/O control register 1
TP3IOC1
R/W
×
×
00H
FFFFF5C4H
TMP3 timer-specific I/O control register 2
TP3IOC2
R/W
×
×
00H
FFFFF5C5H
TMP3 timer option register
TP3OPT0
R/W
×
×
00H
FFFFF5C6H
TMP3 capture/compare register 0
TP3CCR0
R/W
×
0000H
FFFFF5C8H
TMP3 capture/compare register 1
TP3CCR1
R/W
×
0000H
FFFFF5CAH
TMP3 count register
TP3CNT
R
×
0000H
FFFFF610H
TMQ1 timer control register 0
TQ1CTL0
R/W
×
×
00H
FFFFF611H
TMQ1 timer control register 1
TQ1CTL1
R/W
×
×
00H
FFFFF612H
TMQ1 timer-specific I/O control register 0
TQ1IOC0
R/W
×
×
00H
FFFFF613H
TMQ1 timer-specific I/O control register 1
TQ1IOC1
R/W
×
×
00H
FFFFF614H
TMQ1 timer-specific I/O control register 2
TQ1IOC2
R/W
×
×
00H
FFFFF615H
TMQ1 timer option register
TQ1OPT0
R/W
×
×
00H
FFFFF616H
TMQ1 capture/compare register 0
TQ1CCR0
R/W
×
0000H
FFFFF618H
TMQ1 capture/compare register 1
TQ1CCR1
R/W
×
0000H
FFFFF61AH
TMQ1 capture/compare register 2
TQ1CCR2
R/W
×
0000H
FFFFF61CH
TMQ1 capture/compare register 3
TQ1CCR3
R/W
×
0000H
FFFFF61EH
TMQ1 timer read buffer register
TQ1CNT
R
×
0000H
FFFFF690H
TMM0 timer control register 0
TM0CTL0
R/W
×
×
00H
FFFFF694H
TMM0 compare register 0
TM0CMP0
R/W
×
0000H
FFFFF6C0H
Oscillation stabilization time selection
register
OSTS
R/W
×
03H
FFFFF6C1H
PLL lockup time specification register
PLLS
R/W
×
03H
FFFFF6D0H
Watchdog timer mode register 2
WDTM2
R/W
×
67H
Table 3-4:
Peripheral I/O Registers (6/12)
Address
Description
Symbol
R/W
Manipulatable bits
Default
value
1-bit
8-bit
16-bit
electronic components distributor