
346
Chapter 8
16-Bit Timer/Event Counter Q
User’s Manual U16702EE3V2UD00
Figure 8-29:
Basic Operation Timing in Free-Running Mode (2/4)
(b) (TQnCCS3 = 1, TQnCCS2 = 1, TQnCCS1 = 1, TQnCCS0 = 1)
Remarks: 1.
D00, D01, D02: Values captured to TQnCCR0 register (0000H to FFFFH)
D10, D11, D12: Values captured to TQnCCR1 register (0000H to FFFFH)
D20, D21, D22: Values captured to TQnCCR2 register (0000H to FFFFH)
D30, D31, D32: Values captured to TQnCCR3 register (0000H to FFFFH)
2.
TIQn0: Set to rising edge detection (TQnIS1, TQnIS0 = 01)
TIQn01: Set to falling edge detection (TQnIS3, TQnIS2 = 10)
TIQn2: Set to falling edge detection (TQnIS5, TQnIS4 = 10)
TIQn3: Set to detection of both rising and falling edges (TQnIS7, TQnIS6 = 11)
3.
n = 0 to 1
0000H
D
20
D
21
D
22
0000H
D
30
D
31
D
32
0000H
D
10
D
11
D
12
D
20
D
30
D
00
D
10
D
01
D
21
D
31
D
22
D
11
D
02
D
12
D
32
TQnCE = 1
FFFFH
16-bit
counter
TIQn0
INTTQnCC0
capture interrupt
INTTQnCC1
capture interrupt
INTTQnCC2
capture interrupt
INTTQnCC3
capture interrupt
TIQn1
TIQn2
TIQn3
TQnCCR0
TQnCCR1
TQnCCR2
TQnCCR3
0000H
D
01
D
00
D
02
electronic components distributor