
305
Chapter 8
16-Bit Timer/Event Counter Q
User’s Manual U16702EE3V2UD00
Figure 8-1:
Block Diagram of Timer Q
Internal bus
TQnCCR0
TQnCCR1
Counter control
Trigger
control
16-bit counter
TQnCNT0
Clear
16-bit counter
CCR0 buffer
register
CCR1 buffer
register
Edge
detection
circuit
TQnCTL1
TQnSYE TQnEST TQnEEE TQnMD2 TQnMD1 TQnMD0
TQnOPT0
TQnCCS4 to TQnCCS0 TQnOVF
TQnIOC1
TQnIS7 to TQnIS0
TQnIOC0
TQnOL3 to TQnOL0 TQnOE3 to TQnOE0
TQnCE
TQnCE
INTTQnCC0
TQnCTL0
TQnCE TQnCKS2 TQnCKS1 TQnCKS0
TQnIOC2
TQnESS1 TQnESS0 TQnETS1 TQnETS0
Edge
detection
circuit
Edge
detection
circuit
Edge
detection
circuit
Edge
detection
circuit
Selector
Selector
f
XX
f
XX
/2
f
XX
/4
f
XX
/8
f
XX
/16
f
XX
/32
f
XX
/64
f
XX
/128
Selector
Internal bus
Edge
detection
circuit
Load
Load
INTTQnOV
INTTQnOV
INTTQnCC1
INTTQnCC2
INTTQnCC3
TOQn0
TQnCCR2
CCR2 buffer
register
Selector
Load
16-bit counter
TQnCCR3
Output
control
CCR3 buffer
register
Capture/compeare
selection function
Selector
Load
TIQn0
TIQn3
TIQn2
TIQn1
TOQn1
TOQn2
TOQn3
electronic components distributor