
88
Chapter 3
CPU Function
User’s Manual U16702EE3V2UD00
Figure 3-27:
Timing Chart When On-Chip Debug Function Is Not Used
Figure 3-28:
Timing Chart of Transition to Normal Operation Mode
Maintain low level
High-level I/O is possible
after clearing of OCDM0 bit
Clearing of OCDM0 bit
Reset release
RESET
OCDM0
P911/{DRST}
RESET
(external reset input)
POC
(internal reset)
OCDM0
DRST
(on-chip debug reset input)
Normal operation mode
Normal operation mode
Set 0 by writing from CPU
(normal operation mode specification)
electronic components distributor