
276
Chapter 7
16-Bit Timer/Event Counter P
User’s Manual U16702EE3V2UD00
Figure 7-18:
Basic Operation Timing in Interval Timer Mode (1/2)
(a) When D1 > D2 > D3; only TPnCCR0 register value is written, and TOPn0 and TOPn1
are not output (TPnOE0 = 0, TPnOE1 = 0, TPnOL0 = 0, TPnOL1 = 1)
Note:
The 16-bit counter is not cleared when its value matches the value of TPnCCR1.
Remarks: 1.
D1, D2: Setting values of TPnCCR0 register (0000H to FFFFH)
D3: Setting value of TPnCCR1 register (0000H to FFFFH)
2.
Interval time (t
Dn
)= (Dn + 1)
×
(count clock cycle)
3.
n = 0 to 3
TPnCE = 1
D
1
D
1
D
2
D
1
0000H
0000H
D
3
D
3
D
2
D
1
D
2
D
3
D
3
D
3
FFFFH
16-bit
counter
Note
TPnCCR0
TPnCCR1
INTTPnCC0
INTTPnCC1
TOPn0
TOPn1
t
D1
t
D1
t
D2
L
H
CCR0 buffer
register
CCR1 buffer
register
electronic components distributor