
738
Chapter 18
Standby Function
User’s Manual U16702EE3V2UD00
(2)
Power save mode register (PSMR)
This is an 8-bit register that controls the operation status in the power save mode and the clock
operation.
This register can be read or written in 8-bit or 1-bit units.
Figure 18-8:
Power Save Mode Register (PSMR) Format
Cautions: 1. Be sure to clear bits 2 to 7 of the PSMR register to 0.
2. The PSM0 and PSM1 bits are valid only when the STP bit of the PSC register is 1.
Remark:
IDLE1: In this mode, all operations except the oscillator operation, flash memory, and PLL
are stopped. After the IDLE1 mode is released, the normal mode need not wait
the lapse of the oscillation stabilization time.
IDLE2: <Case of PLL not use>
In this mode, all operations except the oscillator operation are stopped.
After the IDLE2 mode is released, the normal mode is returned to following the
lapse of the setup time (flash memory) specified by the OSTS register.
<Case of PLL use>
Refer to
CHAPTER 6.6.2 How to Use
.
STOP: In this mode, all operations are stopped.
After the STOP mode is released, the normal mode is returned to following the
lapse of the oscillation stabilization time specified by the OSTS register.
Symbol
7
6
5
4
3
2
1
0
Address
After reset
PSMR
0
0
0
0
0
0
PSM1
PSM0
FFFFF820H
00H
R/W
R
R
R
R
R
R
R/W
R/W
PSM1
PSM0
Specifies operation in software standby mode
(this bit becomes valid when bit 1 (STP) of the PSC register is set to 1)
0
0
IDLE1 mode
0
1
STOP mode
1
0
IDLE2 mode
1
1
Setting prohibited
electronic components distributor