
236
Chapter 6
Clock Generator
User’s Manual U16702EE3V2UD00
Figure 6-2:
Main Peripheral Clock Control Register (MPCCTL) Format (2/2)
Cautions: 1. If this bit is set to “1”, it is impossible to set to “0” by register writing. Only
RESET input can be set to “0”.
2. When using PLL0 clock for peripheral functions, do not set to 1 this bit.
STPPLL0
PLL 0 execution stop register
0
PLL0 executable (Default)
1
PLL0 stop
electronic components distributor