
25
User’s Manual U16702EE3V2UD00
Figure 17-4:
NP Flag Format ........................................................................................................ 692
Figure 17-5:
NMI Mode Register (NMIM) Format ......................................................................... 693
Figure 17-6:
Maskable Interrupt Servicing ..................................................................................... 695
Figure 17-7:
RETI Instruction Processing ..................................................................................... 696
Figure 17-8:
Example of Processing in Which Another Interrupt Request Is Issued
While an Interrupt Is Being Serviced (1/2)................................................................. 698
Figure 17-9:
Example of Servicing Interrupt Requests Simultaneously Generated....................... 700
Figure 17-10:
Interrupt Control Register (xxICn) Format ................................................................ 701
Figure 17-11:
Interrupt Mask Registers 0 to 3 (IMR0 to IMR3) Format .......................................... 704
Figure 17-12:
In-Service Priority Register (ISPR) Format ............................................................... 705
Figure 17-13:
Maskable Interrupt Status Flag Format .................................................................... 706
Figure 17-14:
Watchdog Timer Mode Register 2 (WDTM2) Format ............................................... 707
Figure 17-15:
External Interrupt Falling Edge Specification Register 0 (INTF0) Format ................ 709
Figure 17-16:
External Interrupt Rising Edge Specification Register 0 (INTR0) Format ................. 709
Figure 17-17:
External Interrupt Falling Edge Specification Register 1 (INTF1) Format ................ 710
Figure 17-18:
External Interrupt Rising Edge Specification Register 1 (INTR1) Format ................. 710
Figure 17-19:
External Interrupt Falling Edge Specification Register 3 (INTF3) Format ................ 711
Figure 17-20:
External Interrupt Rising Edge Specification Register 3 (INTR3) Format ................. 711
Figure 17-21:
External Interrupt Falling Edge Specification Register 9H (INTF9H) Format ........... 712
Figure 17-22:
External Interrupt Rising Edge Specification Register 9H (INTR9H) Format ........... 712
Figure 17-23:
Noise Elimination Control Register Format .............................................................. 713
Figure 17-24:
Software Exception Processing ................................................................................ 714
Figure 17-25:
RETI Instruction Processing ..................................................................................... 715
Figure 17-26:
Exception Status Flag (EP) Format .......................................................................... 716
Figure 17-27:
Illegal Opcode Definition ........................................................................................... 717
Figure 17-28:
Exception Trap Processing ....................................................................................... 718
Figure 17-29:
Restore Processing from Exception Trap.................................................................. 718
Figure 17-30:
Debug Trap Processing Format ............................................................................... 719
Figure 17-31:
Processing Format of Restoration from Debug Trap ................................................ 720
Figure 17-32:
Pipeline Operation at Interrupt Request Acknowledgement (Outline) ....................... 721
Figure 18-1:
Status Transition ....................................................................................................... 724
Figure 18-2:
Standby Transition from PLL Operation (PLL = ON)................................................. 725
Figure 18-3:
Standby Transition from X1 Through Mode (PLL = ON) ........................................... 725
Figure 18-4:
Standby Transition from X1 Through Mode (PLL = OFF) ......................................... 726
Figure 18-5:
IDLE Mode Timing..................................................................................................... 733
Figure 18-6:
Oscillation Stabilization Time .................................................................................... 736
Figure 18-7:
Power Save Control Register (PSC) Format ............................................................ 737
Figure 18-8:
Power Save Mode Register (PSMR) Format ............................................................ 738
Figure 19-1:
Reset Source Flag Register (RESF) Format ............................................................ 740
Figure 19-2:
Timing of Reset Operation by RESET Pin Input ....................................................... 742
Figure 19-3:
Timing of Power-on Reset Operation ....................................................................... 742
Figure 19-4:
Timing of Reset Operation by WDT2RES Signal Generation ................................... 744
Figure 19-5:
Timing of Reset Operation by Low-Voltage Detector ................................................ 746
Figure 20-1:
Regulator Block Diagram .......................................................................................... 747
Figure 20-2:
REGC Pin Connection (REGC = Capacity)............................................................... 748
Figure 21-1:
Address Assignment of Flash Blocks for V850E/RS1 ............................................... 751
Figure 21-2:
Environment Required for Writing Programs to Flash Memory ................................. 752
Figure 21-3:
Communication with Dedicated Flash Programmer (UARTA0)................................. 753
Figure 21-4:
Communication with Dedicated Flash Programmer (CSIB0) .................................... 754
Figure 21-5:
Communication with Dedicated Flash Programmer (CSIB0 + HS) ........................... 754
Figure 21-6:
FLMD0 Pin Connection Example .............................................................................. 756
Figure 21-7:
FLMD1 Pin Connection Example .............................................................................. 757
Figure 21-8:
Signal Conflict (Input Pin of Serial Interface)............................................................. 758
Figure 21-9:
Abnormal Operation of Other Device ........................................................................ 759
Figure 21-10:
Signal Conflict (RESET Pin) ...................................................................................... 760
Figure 21-11:
Recommended Circuit Example ................................................................................ 761
Figure 21-12:
Procedure for Manipulating Flash Memory................................................................ 762
Figure 21-13:
Flash Memory Programming Mode ........................................................................... 763
electronic components distributor