
809
Chapter 27
Electrical Specification
User’s Manual U16702EE3V2UD00
27.8.5 RESET, NMI, Interrupt and FLMD0 timing
Note:
2
t
SAMP
+ 20 or 3
t
SAMP
+ 20 (t
SAMP
is the noise reject sampling clock)
Remark:
t
REG
: Regulator output voltage stabilization time
t
OST
: Oscillation stabilization time
Figure 27-6:
RESET, Interrupt, NMI and FLMD0 Timing
Parameter
Symbol
Condition
MIN.
MAX.
Unit
RESET low level width
t
WRSL
When power supply is ON
500 + t
REG
+ t
OST
-
ns
When STOP mode is released
500 + t
OST
-
ns
Other than when power supply
is ON nor STOP mode has
been released
500
-
ns
NMI high level width
t
WNIH
Analog filter
500
-
ns
NMI low level width
t
WNIL
Analog filter
500
-
ns
INTPn high level width
t
WITLn
Analog filter (n=0 to 7)
500
-
ns
Digital filter (n=3)
Note
-
ns
INTPn low level width
t
WITHn
Analog filter (n=0 to 7)
500
-
ns
Digital filter (n=3)
Note
-
ns
FLMD0 high level width
t
WMDH
500
-
ns
FLMD0 low level width
t
WMDL
500
-
ns
RESET
t
WRSL
t
WNIH
t
WNIL
t
WITLn
t
WITHN
t
WMDH
t
WMDL
NMI
INTPn
(n=0 to 7)
FLMD0
electronic components distributor