
283
Chapter 7
16-Bit Timer/Event Counter P
User’s Manual U16702EE3V2UD00
Figure 7-22:
Basic Operation Timing in External Trigger Pulse Output Mode
(TPnOE0 = 1, TPnOE1 = 1, TPnOL0 = 0, TPnOL1 = 0)
Note:
The 16-bit counter is not cleared when it matches the CCR1 buffer register.
Remarks: 1.
D01, D02: Setting value of TPnCCR0 register (0000H to FFFFH)
D11, D12: Setting value of TPnCCR1 register (0000H to FFFFH)
2.
Duty of TOPn1 output = (Set value of TPnCCR1 register) / (Set value of TP0CCR0
register)
Cycle of TOPn1 output = (Set value of TPnCCR0 register) Þ (Count clock cycle)
3.
n = 0 to 3
TPnCE = 1
0000H
D
01
D
11
D
01
D
02
D
12
D
01
D
02
D
02
FFFFH
16-bit
counter
Note
D
11
D
12
0000H
D
12
D
11
D
11
External trigger
(TIPn0 pin)
TPnCCR0
TPnCCR1
TOPn1
TOPn0
CCR0 buffer
register
CCR1 buffer
register
electronic components distributor