12. Serial RapidIO Registers > Register Map
233
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.4
Register Map
gives an overview of the Tsi578 register map.
Table 35: Register map overview
Register Group
Start Address
End Address
“RapidIO Logical Layer and Transport Layer Registers” on page 245
0x00000
0x000FC
“RapidIO Physical Layer Registers” on page 268
0x00100
0x0033C
Reserved
0x00340
0x00FFC
“RapidIO Error Management Extension Registers” on page 285
0x01000
0x0143C
Reserved
0x014C0
0x0FFFF
“IDT-Specific RapidIO Registers” on page 307
and Serial Port Electrical Layer
Registers
0x10000
0x14FFC
Reserved
0x15000
0x1A9FC
“Internal Switching Fabric (ISF) Registers” on page 380
0x1AA00
0x1AAFC
Reserved
0x1AB00
0x1ABFC
“Utility Unit Registers” on page 388
0x1AC00
0x1ACFC
Reserved
0x1AD00
0x1AFFC
Fabric Arbitration Registers
0x1B000
0x1BFFC
Reserved
0x1C000
0x1CFFC
Tsi578 I
2
C Registers
These registers are not described in this chapter, they are described in the
I
2
C
Register Chapter.
0x1D000
0x1DFFC
“SerDes Per Lane Register” on page 402
0x1E000
0x1EFFC
Reserved
0x1F000
0x1FFFC