12. Serial RapidIO Registers > IDT-Specific RapidIO Registers
320
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
8
DEBUG_MODE
Mode of operation
0 = Normal
1 = Debug mode
Debug mode unlocks the capture registers for writing and enables
the debug packet generator feature.
R/W
0
9
SEND_DBG_PKT
Send Debug Packet
0 = Normal
1 = Send debug packet
This bit is set by software and is cleared by hardware after the
debug packet is sent. Writes when the bit is already set are ignored.
Debug mode only.
R/W
0
10:11
Reserved
N/A
R
0
12
PORT_ERR_EN
Port Error Enable
An interrupt and/or port-write is generated if there is a Port Error.
R/W
0
13
MC_TEA_EN
Multicast TEA Enable
An interrupt and/or port write is generated when the multicast engine
has timed out before it could deliver a packet to the broadcast buffer.
R/W 0
14
LINK_INIT_NOTIF
ICATION_EN
Enables interrupts and port writes for LINK_INIT_NOTIFICATION
events.
0 = Interrupt and/or port write disabled
1 = Interrupt and/or port write enabled
R/W
0
15
LUT_PAR_ERR_
EN
Enables interrupts for parity errors in the lookup table.
0 = Interrupt disabled
1 = Interrupt enabled
R/W
0
16:23
MAX_RETRY_TH
RESHOLD
Maximum Retry Threshold
These bits provide the threshold value for reporting congestion at an
outbound switch buffer caused by congestion at the link partner.
When the number of consecutive retries reaches this threshold, the
switch generates a port-write and sends the IMP_SPEC_ERR bit in
the RapidIO Port x Error Detect CSR.
00 = Disable the RETRY_ERROR reporting
01 = Set the MAX_RETRY_THRESHOLD to 1
02 = Set the MAX_RETRY_THRESHOLD to 2
...
FF = Set the MAX_RETRY_THRESHOLD to 255
R/W
0x00
24
ILL_TRANS_ERR
Illegal Transfer Error Reporting Enable
If enabled, the port-write and/or interrupt report an error when the
ILL_TRANS_ERR bit is set.
R/W
0
(Continued)
Bits
Name
Description
Type
Reset
Value