12. Serial RapidIO Registers > Serial Port Electrical Layer Registers
378
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
16:19
LINE_LB
Line Loopback
0 = Disabled
1 = Enabled Line Loopback
LINE_LB[3..0] = lane[D, C, B, A]
Caution: This function is available but its use is not recommended as
CDR and elastic buffering from receive to transmit is not available.
R/W
0
20
Reserved
N/A
R/W
0
21
MAC_MODE
After the Tsi578 is reset, this field reflects the configuration of the
SPx_MODESEL. Writing to this register overrides the pin settings of
SPx_MODESEL.
0 = MAC supports a single 1x/4x port.
1 = MAC supports two independent 1x ports.
R/W
0
22
DLB_ODD_E
N
Digital Equipment Loopback Mode Odd-numbered Port
Digital equipment loopback mode connects Tx data flow to Rx data flow
before the 8B10B encoder/decoder.
0 = Normal operation
1 = Loopback enabled for the odd numbered port served by this MAC.
Note: The loopback path does not include the 8b/10B encoder/decoder.
For more information, refer to
“Port Loopback Testing” on page 79
.
R/W
0
23
DLB_EVEN_
EN
Digital Equipment Loopback Mode Even-numbered Port
Digital equipment loopback mode connects Tx data flow to Rx data flow
before the 8B10b encoder/decoder.
0 = Normal operation
1 = Loopback enabled for the even-numbered port served by this MAC.
The loopback path does not include the 8b/10B encoder/decoder. For
more information, refer to
“Port Loopback Testing” on page 79
.
R/W
0
24
SWAP_TX
Software control for transmitter lane swap functionality for this MAC.
Initially, this field reflects the sampled value of the SP_TX_SWAP pin.
0 = A, B, C, D
1 = D, C, B, A
R/W
Undefined
25
SWAP_RX
Software control for receiver lane swap functionality for this MAC.
Initially, this field reflects the sampled value of the SP_RX_SWAP pin.
0 = A, B, C, D
1 = D, C, B, A
R/W
Undefined
26
SOFT_RST_
X1
Software reset control for the odd-numbered port.
0 = Normal mode of operation
1 = Odd-numbered port held in reset
Note: This bit only affects the port logic and per-port registers; it does
not reset the SerDes. In order to perform a per-port reset for an
odd-numbered port, the PWDN_X1 bit must be used.
R/W
0
(Continued)
Bits
Name
Description
Type
Reset
Value