12. Serial RapidIO Registers > Serial Port Electrical Layer Registers
379
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
27
SOFT_RST_
X4
Software reset control for the even-numbered port.
0 = Normal mode of operation
1 = Even-numbered port held in reset
Note: This bit only affects the port logic and per-port registers; it does
not reset the SerDes. In order to perform a per-port reset for an
even-numbered port, the PWDN_X4 bit must be used.
R/W
0
28
PWDN_X1
Power down control for the odd-numbered port using this MAC.
Initially, this field reflects the sampled value of the SPx_PWDN pin,
where “x” is 1, 3, 5,..., 15.
Writing to this register overrides the configuration provided by the pin.
0 = Normal mode of operation
1 = Port powered down
R/W
Undefined
29
PWDN_X4
Power down control for even-numbered ports using this MAC.
Initially, this field reflects the sampled value of the SPx_PWDN pin,
where “x” is 0, 2, 4,..., 14.
Writing to this register overrides the configuration provided by the odd
numbered pins connected to this MAC.
0 = Normal mode of operation
1 = Even numbered port is powered down, odd numbered port is reset
R/W
Undefined
30:31
IO_SPEED
This field determines the lane speed for the serial port:
00 = 1.25Gbps
01 = 2.5Gbps
10 = 3.125Gbps
11 = Reserved
Note: This field reflects the value on SP_IO_SPEED after reset.
Writing to this register overrides a power up value of SP_IO_SPEED
speed selection.
R/W
Undefined
(Continued)
Bits
Name
Description
Type
Reset
Value